User menu

SOI CMOS transistors for RF and microwave applications

Bibliographic reference Flandre, Denis ; Raskin, Jean-Pierre ; Vanhoenacker-Janvier, Danielle. SOI CMOS transistors for RF and microwave applications. In: International Journal of High Speed Electronics, Vol. 11, no. 4, p. 1159-1248 (2001)
Permanent URL
  1. Wilson S. R., Proc. 8th Int. Symp. On SOI Technology and Devices, The Electromechanical Society, 97, 359 (1997)
  2. Kim H.S., Digest of Technical Papers, Symposium on VLSI Technology, Kyoto, Japan, 143 (1995)
  3. Jong-Woo Park, Yun-Gi Kim, Il-Kwon Kim, Kyu-Charn Park, Kyu-Chan Lee, Tae-Sung Jung, Performance characteristics of SOI DRAM for low-power application, 10.1109/4.799849
  4. Aipperspach A.G., Allen D.H., Cox D.T., Phan N.V., Storino S.N., A 0.2-μm, 1.8-V, SOI, 550-MHZ, 64-b PowerPC microprocessor with copper interconnects, 10.1109/4.799846
  5. Davis G.E., IEEE Trans. Nucl. Sci., 32, 6 (1985)
  6. Leray J.L., Dupont-Nivet E., Pere J.F., Coic Y.M., Raffaelli M., Auberton-Herve A.J., Bruel M., Giffard B., Margail J., CMOS/SOI hardening at 100 Mrad (SiO/sub 2/), 10.1109/23.101223
  7. Colinge JP, Technical Digest of IEDM, 817 (1989)
  8. Harada T., Proceedings IEEE International Solid-State Circuits Conference, 154 (1993)
  9. Lu H., Proc. IEEE International SOI Conference, 182 (1993)
  10. Weyers J., Proceedings of the 22nd ESSDERC, 733 (1992)
  11. Bruel M., Silicon on insulator material technology, 10.1049/el:19950805
  12. Flandre D., Colinge J. P., Chen J., Ceuster D. De, Eggermont J. P., Ferreira L., Gentinne B., Jespers P. G. A., Viviani A., Gillon R., Raskin J. P., Vander Vorst A., Vanhoenacker-Janvier D., Silveira F., 10.1023/a:1008321919587
  13. Sherony M.J., Su L.T., Chung J.E., Antoniadis D.A., Reduction of threshold voltage sensitivity in SOI MOSFET's, 10.1109/55.363235
  14. Wang L.K., Technical Digest of IEDM, San Francisco (California), 679 (1991)
  15. Brady F.T., Haddad N.F., Wang L.K., Miller J.A., Seliskar J., Temperature Sensitivity of Devices and Circuits Fabricated in Fully Depleted Accumulation Mode Cmos/sol, 10.1109/soi.1992.664809
  16. Joachim H.O., Ext. Abstracts of Int. Conf On Solid-State Device and Materials, Chiba (Japan), 473 (1993)
  17. Franck D.J., Technical Digest of IEDM, 553 (1992)
  18. Lawrence R.K., Colinge J.P., Hughes H.L., Radiation effects in gate-all-around structures, 10.1109/soi.1991.162866
  19. Colinge J.-P., Terao A., Effects of total-dose irradiation on gate-all-around (GAA) devices, 10.1109/23.212320
  20. Francis P., Colinge J.-P., Berger G., Temporal analysis of SEU in SOI/GAA SRAMs, 10.1109/23.489263
  21. Vandooren A., Colinge J.P., Flandre D., Gate-all-around OTA's for rad-hard and high-temperature analog applications, 10.1109/23.785739
  22. Yuan Taur, Buchanan D.A., Wei Chen, Frank D.J., Ismail K.E., Shih-Hsien Lo, Sai-Halasz G.A., Viswanathan R.G., Wann H.-J.C., Wind S.J., Hon-Sum Wong, CMOS scaling into the nanometer regime, 10.1109/5.573737
  23. Prabhu A., Strategies for competing in today's market, 10.1109/54.329444
  24. Rauly E., Solid-State Electronics, n°43, 2033 (1998)
  25. Chuang C.T., Proceedings IEEE, 86, 4 (1998)
  26. Raynaud C., Proc. IEEE International SOI Conference. USA, 86 (1999)
  27. Stanley T.D., The Electrochemical Society, 93, 303 (1993)
  28. Eimori T., Tech. Digest of IEDM, 45 (1993)
  29. Colinge J.P., IEEE Int. Solid-State Circuits Conf. Digest of Technical Papers, San Francisco CA, 194 (1995)
  30. Flandre D., Gentinne B., Eggermont J.P., Jespers P., Design of thin-film fully-depleted SOI CMOS analog circuits significantly outperforming bulk implementations, 10.1109/soi.1994.514265
  31. Flandre D., Eggermont J.-P., De Ceuster D., Jespers P., Comparison of SOI versus bulk performances of CMOS micropower single-stage OTAs, 10.1049/el:19941285
  32. Flandre D., Ferreira L.F., Jespers P.G.A., Colinge J.-P., Modelling and application of fully depleted SOI MOSFETs for low voltage, low power analogue CMOS circuits, 10.1016/0038-1101(95)00167-0
  33. Hanes M.H., IEEE Electron Device Letters, 7, 5 (1993)
  34. Caviglia A.L., Potter R.C., West L.J., Microwave performance of SOI n-MOSFETs and coplanar waveguides, 10.1109/55.75687
  35. Chung G.S., Kawahito S., Ishida M., Nakamura T., Novel pressure sensors with multilayer SOI structures, 10.1049/el:19900506
  36. Partridge S.L., IEE Proc. Part I, 133, 3 (1986)
  37. Badenes G., Burbach G., Gassel H., Vogt H., SIMOX-devices for analog circuits, 10.1109/soi.1991.162910
  38. Gentinne B., Colinge J.P., Jespers P.G.A., Performances of Fully-Depleted Soi Analog Operational Amplifiers, 10.1109/soi.1992.664840
  39. Francis P., Technical Digest of 1EDM, San Francisco, USA, 353 (1992)
  40. Hsiao T.C., Kistler N.A., Woo J.C.S., Modeling the I-V characteristics of fully depleted submicrometer SOI MOSFET's, 10.1109/55.285378
  41. Chau H.-F., Pavlidis D., Hu J., Tomizawa K., Breakdown-speed considerations in InP/InGaAs single- and double-heterostructure bipolar transistors, 10.1109/16.249416
  42. Krishnan S., Proc. IEEE International SOI Conference, 10 (1995)
  43. Ivey P.A., Proceedings ESSCIRC, 238 (1992)
  44. Iwamatsu T., Technical Digest oflEDM, Washington DC, 475 (1993)
  45. Shahidi G.G., Ext. Abstracts, Int. Conference on Solid State Devices and Materials, Yokohama, Japan, 265 (1994)
  46. Sung Bae Park, Young Wug Kim, Young Gun Ko, Kwang Il Kim, Il Kwon Kim, Hee-Sung Kang, Jin Oh Yu, Kwang Pyuk Suh, A 0.25-μm, 600-MHz, 1.5-V, fully depleted SOI CMOS 64-bit microprocessor, 10.1109/4.799847
  47. Colinge J.P., Kang J., McFarland W., Stout C., Walker R., Gigahertz CMOS/SIMOX circuits, 10.1109/soi.1988.95438
  48. Kamgar A., Technical Digest oflEDM, 829 (1989)
  49. Fujishima M., Asada K., Omura Y., Izumi K., Low-power 1/2 frequency dividers using 0.1- mu m CMOS circuits built with ultrathin SIMOX substrates, 10.1109/4.210036
  50. Veeraraghavan S., Fossum J.G., A physical short-channel model for the thin-film SOI MOSFET applicable to device and circuit CAD, 10.1109/16.7399
  51. Wainwright S.P., Proceedings of the 25th ESSDERC, The Hague, the Netherlands, 753 (1995)
  52. Tsividis Y.P., IEEE Journal of Solid-State Circuits, 29, 3 (1994)
  53. Enz Christian C., Krummenacher Fran�ois, Vittoz Eric A., An analytical MOS transistor model valid in all regions of operation and dedicated to low-voltage and low-current applications, 10.1007/bf01239381
  54. Iniguez B., Ferreira L.F., Gentinne B., Flandre D., A physically-based C/sub ∞/-continuous fully-depleted SOI MOSFET model for analog applications, 10.1109/16.485539
  55. Iniguez B., Proc. DCIS Conference, Palma de Majorca, 427 (1999)
  56. Iniguez B., Proc. ISDRS. USA, 441 (1999)
  57. Van de Wiele F., A long-channel MOSFET model, 10.1016/0038-1101(79)90001-7
  58. Mallikarjun C., Bhat K.N., Numerical and charge sheet models for thin-film SOI MOSFETs, 10.1109/16.57167
  59. Vittoz E.A., IEEE Int. Solid-State Circuits Conf. Digest of Technical Papers , San Francisco CA, 14 (1994)
  60. Vittoz E.A., Proceedings of the 23rd ESSDERC, Grenoble, France, 927 (1993)
  61. Gentinne B., Albuquerque. USA, 113 (1996)
  62. Buss D., Technical Digest oflEDM, 423 (1999)
  63. Flandre D., Analysis of floating substrate effects on the intrinsic gate capacitance of SOI MOSFETSs using two-dimensional device simulation, 10.1109/16.277335
  64. Lim H.K., IEEE Trans, on Electron Devices, ED-32, n°2, 446 (1985)
  65. Omura Y., Izumi K., A new model of switching operation in fully depleted ultrathin-film CMOS/SIMOX, 10.1109/55.116945
  66. Eggermont J.-P., Flandre D., Raskin J.-P., Colinge J.-P., Potential and modeling of 1-μm SOI CMOS operational transconductance amplifiers for applications up to 1 GHz, 10.1109/4.663571
  67. Banu M., Tsividis Y., Fully integrated active RC filters in MOS technology, 10.1109/jssc.1983.1052014
  68. Groenewold G., Optimal dynamic range integrators, 10.1109/81.168928
  69. Gentinne B., IEEE Int. SOI Conf. Tucson. USA, 64 (1995)
  70. Shoucair F., Microelectron. Reliab., 24, 3 (1984)
  71. G., IEEE Electron Device Lett., 11, 8 (1990)
  72. J., Proceedings of the 20th ESSDERC, Nottingham, UK, 449 (1990)
  73. Flandre D., Terao A., Francis P., Gentinne B., Colinge J.-P., Demonstration of the potential of accumulation-mode MOS transistors on SOI substrates for high-temperature operation (150-300 degrees C), 10.1109/55.215084
  74. Eichner J., 2nd Intl. High Temperature Conf, Charlotte, USA, 21 (1994)
  75. Stemmer J., 3rd Intl. High Temperature Electronics Conf, Albuquerque, USA, 9 (1996)
  76. P., 3rd Intl. High Temperature Electronics Conf, Albuquerque, USA, 3 (1996)
  77. Roy K., Proc. of IEEE Int. Test Conf., 136 (1997)
  78. Lehovec K., Slobodskoy A., Impedance of semiconductor-insulator-metal capacitors, 10.1016/0038-1101(64)90122-4
  79. Hofstein S.R., Warfield G., Physical limitations on the frequency response of a semiconductor surface inversion layer, 10.1016/0038-1101(65)90148-6
  80. Zaininger K.H., Warfield G., Limitations of the MOS capacitance method for the determination of semiconductor surface properties, 10.1109/t-ed.1965.15476
  82. Hasegawa H., Furukawa M., Yanai H., Properties of Microstrip Line on Si-SiO/sub 2/ System, 10.1109/tmtt.1971.1127658
  83. Jager D., Slow-Wave Propagation Along Variable Schottky-Contact Microstrip Line, 10.1109/tmtt.1976.1128910
  84. Sorrentino R., Leuzzi G., Silbermann A., Characteristics of Metal-Insulator-Semiconductor Coplanar Waveguides for Monolithic Microwave Circuits, 10.1109/tmtt.1984.1132691
  85. Mu T., IEEE Trans. Microwave Theory and Techn., 34, 12 (1986)
  86. Ogawa H., Itoh T., Slow-Wave Characteristics of Ferromagnetic Semiconductor Microstrip Line, 10.1109/tmtt.1986.1133566
  87. Tzuang C., IEEE Trans. Microwave Theory and Techn., 34, 12 (1986)
  88. Kwon Y., IEEE Trans. Microwave Theory and Techn., 35, 6 (1987)
  89. Gilb J.P.K., Balanis C.A., MIS slow-wave structures over a wide range of parameters, 10.1109/22.179875
  90. Joyce R. N., Proc. IRE, 1228 (1957)
  91. Maxwell J., Oxford, 1, 452 (1892)
  92. Cano G., IEEE Trans. Microwave Theory and Techn., 34, 2 (1986)
  93. Railton C.J., McGeehan J.P., A rigorous and computationally efficient analysis of microstrip for use as an electro-optic modulator, 10.1109/22.24554
  94. Jansen R.H., The Spectral-Domain Approach for Microwave Integrated Circuits, 10.1109/tmtt.1985.1133168
  95. Mesa F., IEEE Trans. Microwave Theory and Techn., 40, 3 (1992)
  96. Coen G., Fachc N., De Zutter D., Comparison between two sets of basis functions for the current modeling in the Galerkin spectral domain solution for microstrips, 10.1109/22.277447
  97. Fache N., IEEE Trans. Microwave Theory and Techn., 36, 4 (1998)
  98. Nary K.R., Bellare K.G., Long S.I., A model for coplanar waveguide transmission line structures on semiconductor substrates, 10.1109/22.273433
  99. Huynen I., IEEE Trans. Microwave Theory and Techn., 42, 11 (2099)
  100. Heuermann H., IEEE Trans. Instrument. Meas., 43 (1994)
  101. Marks R.B., Williams D.F., A general waveguide circuit theory, 10.6028/jres.097.024
  102. Walker D.K., Williams D.F., Morgan J. M., Planar Resistors for Probe Station Calibration, 10.1109/arftg.1992.326993
  103. Marks R.B., Williams D.F., Characteristic impedance determination using propagation constant measurement, 10.1109/75.91092
  104. Heinrich W., Full-wave analysis of conductor losses on MMIC transmission lines, 10.1109/22.58687
  105. Tripathy V., IEEE Trans. Microwave Theory and Techn., 37, 1 (1989)
  106. Wei C., IEEE Trans. Microwave Theory and Techn., 32, 4 (1984)
  107. Chen Z., IEE Proc. H, 136, 5 (1989)
  108. Daly P., Hybrid-Mode Analysis of Microstrip by Finite-Element Methods, 10.1109/tmtt.1971.1127440
  109. Crols J., Kinget P., Craninckx J., Steyaert M., An analytical model of planar inductors on lowly doped silicon substrates for high frequency analog design up to 3 GHz, 10.1109/vlsic.1996.507703
  110. Ronkainen H., Kattelus H., Tarvainen E., Riihisaari T., Andersson M., Kuivalainen P., IC compatible planar inductors on silicon, 10.1049/ip-cds:19970748
  111. Long T., Who's Who in G-PHP, 10.1109/tphp.1974.1134839
  112. Flandre D., Colinge J. P., Chen J., Ceuster D. De, Eggermont J. P., Ferreira L., Gentinne B., Jespers P. G. A., Viviani A., Gillon R., Raskin J. P., Vander Vorst A., Vanhoenacker-Janvier D., Silveira F., 10.1023/a:1008321919587
  113. Raynaud C., Proc. IEEE International SOI Conference. Stuart FL, 67 (1998)
  114. Raskin J.-P., Gillon R., Jian Chen, Vanhoenacker-Janvier D., Colinge J.-P., Accurate SOI MOSFET characterization at microwave frequencies for device performance optimization and analog modeling, 10.1109/16.669514
  115. Saijets J., IEEE Circuits and Devices, 15, 7 (1999)
  116. Tin S. F., IEEE Trans on CAD/ICAS, 17, 372 (1998)
  117. Jin X., Technical Digest of IEDM, 961 (1997)
  118. Enz C., Cheng Y., MOS transistor modeling for RF IC design, 10.1109/4.823444
  119. Iniguez B., Ferreira L.F., Gentinne B., Flandre D., A physically-based C/sub ∞/-continuous fully-depleted SOI MOSFET model for analog applications, 10.1109/16.485539
  120. Scholten J., Technical Digest of IEDM, 163 (1999)
  121. Lee S., Yu H.K., Kim C.S., Koo J.G., Nam K.S., A novel approach to extracting small-signal model parameters of silicon MOSFET's, 10.1109/75.556037
  122. Dambrine G., Cappy A., Heliodore F., Playez E., A new method for determining the FET small-signal equivalent circuit, 10.1109/22.3650
  123. Lau C.K., Technical Digest of IEDM, San Francisco, CA, 714 (1982)
  124. Alperin M.E., Holloway T.C., Haken R.A., Gosmeyer C.D., Karnaugh R.V., Parmantie W.D., Development of the self-aligned titanium silicide process for VLSI applications, 10.1109/t-ed.1985.21923
  125. Lasky J.B., Nakos J.S., Cain O.J., Geiss P.J., Comparison of transformation to low-resistivity phase and agglomeration of TiSi/sub 2/ and CoSi/sub 2/, 10.1109/16.69904
  126. Maex K., Semiconductor International, 75 (1995)
  127. Ohguro T., Nakamura S., Koike M., Morimoto T., Nishiyama A., Ushiku Y., Yoshitomi T., Ono M., Saito M., Iwai H., Analysis of resistance behavior in Ti- and Ni-salicided polysilicon films, 10.1109/16.337443
  128. Morimoto T., Ohguro T., Momose S., Iinuma T., Kunishima I., Suguro K., Katakabe I., Nakajima H., Tsuchiaki M., Ono M., Katsumata Y., Iwai H., Self-aligned nickel-mono-silicide technology for high-speed deep submicrometer logic CMOS ULSI, 10.1109/16.381988
  129. Harada M., Yamaguchi C., Tsuchiya T., Investigation of a multigigahertz MOSFET amplifier with an on-chip inductor fabricated on a SIMOX wafer, 10.1109/16.658827
  130. Razavi B., Ran-Hong Yan, Lee K.F., Impact of distributed gate resistance on the performance of MOS devices, 10.1109/81.331530
  131. Pospieszalski M., IEEE Trans. Microwave Theory and Techn., 37, 9
  132. Wang J., Kistler N., Woo J., Viswanathan C.R., Mobility-field behavior of fully depleted SOI MOSFET's, 10.1109/55.285411
  133. Eggermont J.-P., De Ceuster D., Flandre D., Gentinne B., Jespers P.G.A., Colinge J.-P., Design of SOI CMOS operational amplifiers for applications up to 300°C, 10.1109/4.487994
  134. Silveira F., Flandre D., Jespers P.G.A., A g/sub m//I/sub D/ based methodology for the design of CMOS analog circuits and its application to the synthesis of a silicon-on-insulator micropower OTA, 10.1109/4.535416
  135. Flandre D., Viviani A., Eggermont J.-P., Gentinne B., Jespers P.G.A., Improved synthesis of gain-boosted regulated-cascode CMOS stages using symbolic analysis and gm/ID methodology, 10.1109/4.597291
  136. Demeus L., 4th Intl. High Temperature Conf, Albuquerque, USA, 51 (1998)
  137. Flandre D., Proc. IEEE International SOI Conference. Fort Myers. Florida, 110 (1996)
  138. Viviani A., Flandre D., Jespers P., High-temperature sigma-delta modulator in thin-film fully-depleted SOI technology, 10.1049/el:19990513
  139. Vandooren A., Proc. IEEE International SOI Conference. Tenya Lodge. CA, 62 (1997)
  140. Vandooren A., Colinge J.P., Flandre D., Gate-all-around OTA's for rad-hard and high-temperature analog applications, 10.1109/23.785739
  141. Kurokawa K., Some Basic Characteristics of Broadband Negative Resistance Oscillator Circuits, 10.1002/j.1538-7305.1969.tb01158.x
  142. Craninckx J., IEEEJl. Solid-State Circuits, 32, 5 (1997)
  143. Subject Index, 10.1109/jssc.2000.890323