For ultimate MOSFET scaling, ultra thin body and BOX SOI transistors have become of great interest, as they are known to dramatically reduce short channel effects (SCE) while maintaining very high device performance. In this work, we emphasize the impact of the substrate / BOX interface space charge conditions on the drain induced barrier lowering (DIBL) increase with gate length reduction, as this drastically changes the channel position in the film and the drain coupling with the channel via substrate and through the BOX. Several modifications to the MASTAR DIBL model are proposed based on ATLAS simulations of the studied structures, in order to explain those effects and fit the experimental data.
Communication à un colloque (Conference Paper) – Présentation orale avec comité de sélection
Publication date
2009
Language
Anglais
Conference
"39th European Solid-State Device Research Conference. ESSDERC 2009", Athens, Greece (14-18 September 2009)
Peer reviewed
yes
Host document
Tsoukalas, D.; Dimoulas, A.; ; "Proceedings of the 39th European Solid-State Device Research Conference. ESSDERC 2009"- 141-144 (ISBN : 978-1-4244-4351-2)
Burignat, S. ; Arshad, M.K.M. ; Raskin, Jean-Pierre ; Kilchytska, Valeriya ; Flandre, Denis ; et. al. Drain/substrate coupling impact on DIBL of ultra thin body and BOX SOI MOSFETs with undoped channel.39th European Solid-State Device Research Conference. ESSDERC 2009 (Athens, Greece, 14-18 September 2009). In: Tsoukalas, D.; Dimoulas, A.;, Proceedings of the 39th European Solid-State Device Research Conference. ESSDERC 2009, IEEE2009, p.141-144